SLVSH67 September 2024 TPS26750
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
I2Ct_IRQ | ||||||
OD_VOL_IRQ | Low level output voltage | IOL = 2 mA | 0.4 | V | ||
OD_LKG_IRQ | Leakage Current | Output is Hi-Z, VI2Cx_IRQ = 3.45 V | –1 | 1 | µA | |
I2Cc_IRQ | ||||||
IRQ_VIH | High-Level input voltage | VLDO_3V3 = 3.3 V | 1.3 | V | ||
IRQ_VIH_THRESH | High-Level input voltage threshold | VLDO_3V3 = 3.3 V | 0.72 | 1.3 | V | |
IRQ_VIL | low-level input voltage | VLDO_3V3 = 3.3 V | 0.54 | V | ||
IRQ_VIL_THRESH | low-level input voltage threshold | VLDO_3V3 = 3.3 V | 0.54 | 1.08 | V | |
IRQ_HYS | input hysteresis voltage | VLDO_3V3 = 3.3 V | 0.09 | V | ||
IRQ_DEG | input deglitch | 20 | ns | |||
IRQ_ILKG | I2Cc_IRQ leakage current | VI2Cc_IRQ = 3.45 V | –1 | 1 | µA | |
SDA and SCL Common Characteristics (Controller, Target) | ||||||
VIL | Input low signal | VLDO_3V3 = 3.3 V | 0.54 | V | ||
IOL | Max output low current | VOL = 0.4 V | 15 | mA | ||
IOL | Max output low current | VOL = 0.6 V | 20 | mA | ||
tf | Fall time from 0.7 × VDD to 0.3 × VDD | VDD = 1.8 V, 10 pF ≤ Cb ≤ 400 pF | 12 | 80 | ns | |
VDD = 3.3 V, 10 pF ≤ Cb ≤ 400 pF | 12 | 150 | ns | |||
tSP | I2C pulse width suppressed | 50 | ns | |||
Cb | Capacitive load for each bus line (external) | 400 | pF | |||
SDA and SCL Standard Mode Characteristics (Target) | ||||||
fSCLS | Clock frequency for target | VDD = 1.8 V or 3.3 V | 100 | kHz | ||
tVD;DAT | Valid data time | Transmitting Data, VDD = 1.8 V or 3.3 V, SCL low to SDA output valid | 3.45 | µs | ||
tVD;ACK | Valid data time of ACK condition | Transmitting Data, VDD = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low | 3.45 | µs | ||
SDA and SCL Fast Mode Characteristics (Target) | ||||||
fSCLS | Clock frequency for target | VDD = 1.8 V or 3.3 V | 100 | 400 | kHz | |
tVD;DAT | Valid data time | Transmitting data,
VDD = 1.8 V, SCL low to SDA output valid |
0.9 | µs | ||
tVD;ACK | Valid data time of ACK condition | Transmitting data,
VDD = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low |
0.9 | µs | ||
fSCLS | Clock frequency for Fast Mode Plus(1) | VDD = 1.8 V or 3.3 V | 400 | 800 | kHz | |
tVD;DAT | Valid data time | Transmitting data,
VDD = 1.8 V or 3.3 V, SCL low to SDA output valid |
0.55 | µs | ||
tVD;ACK | Valid data time of ACK condition | Transmitting data,
VDD = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low |
0.55 | µs | ||
tLOW | Clock low time | VDD = 3.3 V | 1.3 | µs | ||
tHIGH | Clock high time | VDD = 3.3 V | 0.6 | µs |