ZHCSMM1C April 2023 – February 2024 TPS274C65
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | ||
---|---|---|---|---|
NO. | TPS274C65AS, TPS274C65ASH |
TPS274C65BS | ||
1 | READY | DNC(3) | O | Logic low output indicating the IC is ready for SPI data transmission (connect to GND pin of the IC with resistor). |
2 | FLT | FLT | O | Fault output – on any (one or more) channel - open drain, needs to be pulled up to VDD pin. |
3 | DO_EN | DO_EN | I | Setting this pin low would disable all of the outputs. Set high to enable SPI based output Internal pull-down. |
4 | VDD(2) | VDD(2) | P | Logic Supply Input(2). |
5, 21 | GND | GND | — | Device ground. |
6 | ISNS | DNC(3) | O | SNS current output – use a parallel RC network to the GND pin of the IC. |
7 | SDO | SDO | O | SPI Data Output from the device. |
8 | SDI | SDI | I | SPI device (secondary) data input. |
9 | SCLK | SCLK | O | SPI Clock Input. |
10 | CS | CS | I | SPI Chip select. |
11 | RCB3 | DNC(3) | O | Gate connection for reverse current blocking FET Ch3. |
12, 13 | OUT3 | OUT3 | O | Output voltage for channel 3. |
14–17 | VS | VS | P | 24V Switch Supply input to the IC. |
18, 19 | OUT4 | OUT4 | O | Output voltage for channel 4. |
20 | RCB4 | DNC(3) | O | Gate connection for reverse current blocking FET Ch4. |
22 | LEDOUT1 | DNC(3) | O | LED matrix select driver. |
23 | LEDOUT2 | DNC(3) | O | LED matrix select driver. |
24 | LEDOUT3 | DNC(3) | O | LED matrix select driver. |
25 | LEDOUT4 | DNC(3) | O | LED matrix select driver. |
26 | DNC(3) | DNC(3) | — | Do not connect. |
27 | DNC(3) | DNC(3) | — | Do not connect. |
28 | DSPI | DSPI | I | Configure the device in daisy chain SPI mode when the pin is pulled HI. |
29 | REG_EN | REG_EN | I | Internal Regulator Enable pin, float to enable. Tie to GND to disable and use an external supply input to VDD. |
30 | ADDCFG | ADDCFG | I | SPI IC Address Configuration pin – set the 3-bit address of each IC (up to 8 on one board) with a resistor to GND pin of the IC. Leave floating if using Daisy Chain mode. |
31 | RCB2 | DNC(3) | O | Gate connection for reverse current blocking FET Ch2. |
32, 33 | OUT2 | OUT2 | O | Output voltage for channel 2. |
34–37 | VS | VS | P | 24V Switch Supply input to the IC. |
38, 39 | OUT1 | OUT1 | O | Output voltage for channel 1. |
40 | RCB1 | DNC(3) | O | Gate connection for reverse current blocking FET Ch1. |
Exposed Pad | GND | GND | I | Connected to GND pin of the IC. |