ZHCSMV3A December 2020 – December 2021 TPS552882-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
VIN | Input voltage range | 2.7 | 36 | V | ||
VVIN_UVLO | Under voltage lockout threshold | VIN rising | 2.8 | 2.9 | 3.0 | V |
VIN falling | 2.6 | 2.65 | 2.7 | V | ||
IQ | Quiescent current into the VIN pin | IC enabled, no load, no switching. VIN = 3 V to 24 V, VOUT = 0.8 V, VFB = VREF + 0.1 V, RFSW=100 kΩ, TJ up to 125°C | 760 | 860 | µA | |
Quiescent current into the VOUT pin | IC enabled, no load, no switching, VIN = 2.9 V, VOUT = 3 V to 20 V, VFB = VREF + 0.1 V, RFSW=100 kΩ, TJ up to 125°C | 760 | 860 | µA | ||
ISD | Shutdown current into VIN pin | IC disabled, VIN = 2.9 V to 14 V, TJ up to 125°C | 7 | 10 | µA | |
VCC | Internal regulator output | IVCC = 50 mA, VIN = 8 V, VOUT = 20 V | 5.0 | 5.2 | 5.4 | V |
VCC_DO | VCC dropout | VIN = 5.0 V, VOUT = 20 V, IVCC = 60 mA | 200 | 320 | mV | |
VIN = 14 V, VOUT = 5.0 V, IVCC = 60 mA | 110 | 170 | mV | |||
EN/UVLO | ||||||
VEN_H | EN Logic high threshold | VCC = 2.7 V to 5.5 V | 1.15 | V | ||
VEN_L | EN Logic low threshold | VCC = 2.7 V to 5.5 V | 0.4 | V | ||
VEN_HYS | Enable threshold hysteresis | VCC = 2.7 V to 5.5 V | 0.05 | 0.12 | V | |
VUVLO | UVLO rising threshold at the EN/UVLO pin | VCC = 3.0 V to 5.5 V | 1.20 | 1.23 | 1.26 | V |
VUVLO_HYS | UVLO threshold hysteresis | VCC = 3.0 V to 5.5 V | 8 | 14 | 20 | mV |
IUVLO | Sourcing current at the EN/UVLO pin | VUVLO = 1.3 V | 4.5 | 5 | 5.5 | µA |
OUTPUT | ||||||
VOUT | Output voltage range | 0.8 | 22 | V | ||
VOVP | Output overvoltage protection threshold | 22.5 | 23.5 | 24.5 | V | |
VOVP_HYS | Over voltage protection hysteresis | 1 | V | |||
IFB_LKG | Leakage current at the FB pin | TJ up to 125°C | 100 | nA | ||
IVOUT_LKG | Leakage current into the VOUT pin | IC disabled, VOUT = 20 V, VSW2 = 0 V, TJ up to 125°C | 1 | 20 | µA | |
REFERENCE VOLTAGE | ||||||
VREF | Reference voltage at the FB pin | 1.188 | 1.2 | 1.212 | V | |
POWER SWITCH | ||||||
RDS(on) | Low-side MOSFET on resistance on boost side | VOUT = 20 V, VCC = 5.2 V | 7.1 | mΩ | ||
High-side MOSFET on resistance on boost side | VOUT = 20 V, VCC = 5.2 V | 7.6 | mΩ | |||
INTERNAL CLOCK | ||||||
fSW | Switching frequency | RFSW = 100 kΩ | 180 | 200 | 220 | kHz |
RFSW = 9.09 kΩ | 2000 | 2200 | 2400 | kHz | ||
tOFF_min | Min. off time | Boost mode | 100 | 145 | ns | |
tON_min | Min. on-time | Buck mode | 90 | 130 | ns | |
VFSW | Voltage at the FSW pin | 1 | V | |||
CURRENT LIMIT | ||||||
ILIM_AVG | Average inductor current limit | RILIM = 20 kΩ, VIN = 8 V, VOUT = 20 V, fSW = 500 kHz, FPWM | 14 | 16.5 | 19 | A |
RILIM = 20 kΩ, VIN = 8 V, VOUT = 20 V, fSW = 500 kHz, PFM | 14 | 16.5 | 19 | A | ||
RILIM = 60 kΩ, VIN = 5 V, VOUT = 14 V, fSW = 2.2 MHz, FPWM | 4 | 5.5 | A | |||
RILIM = 60 kΩ, VIN = 5 V, VOUT = 14 V, fSW = 2.2 MHz, PFM | 4 | 5.5 | A | |||
ILIM_PK | Peak inductor current limit at high side | RILIM = 20 kΩ, VIN = 8 V, VOUT = 20 V, fSW = 500 kHz, FPWM | 25 | A | ||
RILIM = 20 kΩ, VIN = 8 V, VOUT = 20 V, fSW = 500 kHz, PFM | 25 | A | ||||
VILIM | Voltage at the ILIM pin | VOUT = 3 V | 0.6 | V | ||
VSNS | Current loop regulation voltage between the ISP and ISN pins | VISN = 2 V to 21 V | 48 | 50 | 52 | mV |
VISN = 2 V to 21 V | 28 | 30 | 32 | mV | ||
CABLE VOLTAGE DROP COMPENSATION | ||||||
VCDC | Voltage at the CDC pin | RCDC = 20 kΩ or floating, VISP – VISN = 50 mV | 0.95 | 1 | 1.05 | V |
RCDC = 20 kΩ or floating, VISP – VISN = 2 mV | 40 | 75 | mV | |||
IFB_CDC | FB pin sinking current | External output feedback, RCDC = 20 kΩ, VISP – VISN = 50 mV | 7.23 | 7.5 | 7.87 | µA |
External output feedback, RCDC = 20 kΩ, VISP – VISN = 0 mV | 0 | 0.3 | µA | |||
External output feedback, RCDC = floating, VISP – VISN = 50 mV | 0 | 0.3 | µA | |||
ERROR AMPLIFIER | ||||||
ISINK | COMP pin sink current | VFB = VREF + 400 mV, VCOMP = 1.5 V, VCC = 5 V | 20 | µA | ||
ISOURCE | COMP pin source current | VFB = VREF - 400 mV, VCOMP = 1.5 V, VCC = 5 V | 60 | µA | ||
VCCLPH | High clamp voltage at the COMP pin | 1.8 | V | |||
VCCLPL | Low clamp voltage at the COMP pin | 0.7 | V | |||
GEA | Error amplifier transconductance | 190 | µA/V | |||
SOFT START | ||||||
tSS | Soft-start time | 3 | 4 | 5 | ms | |
DR1H GATE DRIVER | ||||||
VDR1H_L | Low-state voltage drop | VDR1H – VSW1, 100-mA sinking | 0.1 | V | ||
VDR1H_H | High-state voltage drop | VBOOT1 – VDR1H, 100-mA sourcing | 0.2 | V | ||
DR1L GATE DRIVER | ||||||
VDR1L_L | Low-state voltage drop | 100-mA sinking | 0.1 | V | ||
VDR1L_H | High-state voltage drop | VCC – VDR1L, 100-mA sourcing | 0.2 | V | ||
SPREAD SPECTRUM | ||||||
IDITH_CHG | Dithering charge current | VDITH/SYNC = 1.0 V, RFSW = 49.9 kΩ; voltage rising from 0.85 V | 2 | µA | ||
IDITH_DIS | Dithering discharge current | VDITH/SYNC = 1.0 V, RFSW = 49.9 kΩ; voltage falling from 1.15 V | 2 | µA | ||
VDITH_H | Dither high threshold | 1.07 | V | |||
VDITH_L | Dither low threshold | 0.93 | V | |||
SYNCHRONOUS CLOCK | ||||||
VSNYC_H | Sync clock high voltage threshold | 1.2 | V | |||
VSYNC_L | Sync clock low voltage threshold | 0.4 | V | |||
tSYNC_MIN | Minimum sync clock pulse width | 50 | ns | |||
HICCUP | ||||||
tHICCUP | Hiccup off time | 76 | ms | |||
MODE RESISTANCE DETECTION | ||||||
IMODE | Sourcing current from the MODE pin | VMODE = 2.5 V | 9 | 10 | 11 | µA |
VMODE_DT1 | Detection threshold voltage at the MODE pin | 0.571 | 0.614 | 0.657 | V | |
VMODE_DT2 | 0.322 | 0.351 | 0.380 | V | ||
VMODE_DT3 | 0.169 | 0.189 | 0.209 | V | ||
LOGIC INTERFACE | ||||||
IPG_H | Leakage current into PG pin when outputting high impedance | VPG = 5 V | 100 | nA | ||
VPG_L | Output low voltage range of the PG pin | Sinking 4-mA current | 0.1 | 0.2 | V | |
ICC_H | Leakage current into CC pin when outputting high impedance | VCC = 5 V | 100 | nA | ||
VCC_L | Output low voltage range of the CC pin | Sinking 4-mA current | 0.1 | 0.2 | V | |
PROTECTION | ||||||
TSD | Thermal shutdown threshold | TJ rising | 175 | °C | ||
TSD_HYS | Thermal shutdown hysteresis | TJ falling below TSD | 20 | °C |