ZHCSIK3 July 2018 TPS650861
PRODUCTION DATA.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|
Bit Name | SWB12_EN | LDOA1_
SWB2 |
LDOA3_
FALLING_ EDGE_ DLY[2] |
LDOA3_
FALLING_ EDGE_ DLY[1] |
LDOA3_
FALLING_ EDGE_ DLY[0] |
LDOA3_
RISING_ EDGE_ DLY[2] |
LDOA3_
RISING_ EDGE_ DLY[1] |
LDOA3_
RISING_ EDGE_ DLY[0] |
TPS65086100 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SWB12_EN | R/W | X | If set, combines the Enable logic for SWB1 and SWB2.
0: Normal functionality. 1: Enable logic for SWB1 is also used to enable SWB2. |
6 | LDOA1_SWB2 | R/W | X | Used to swap enable logic for LDOA1 and SWB2.
0: Normal functionality. 1: Enable logic for SWB2 (SWB2_LDOA1_CTRL_EN1, SWB2_LDOA1_CTRL_EN2, SWB2_LDOA1_CTRL_EN3, SWB2_LDOA1_msK, SWB2_LDOA1_EN, SWB2_LDOA1_DIS) is used for LDOA1 and Enable logic for LDOA1 (LDOA1_SWB2_EN, LDOA1_SWB2_DLY,LDOA1_SWB2_SDWN_CON FIG) is used for SWB2. |
5:3 | LDOA3_FALLING_
EDGE_DLY[2:0] |
R/W | X | Delay for falling edge of LDOA3 Enable pin (all Values have 10% variations).
000: No Delay. 001: 2 ms Delay. 010: 4 ms Delay. 011: 8 ms Delay. 100: 16 ms Delay. 101: 24 ms Delay. 110: 32 ms Delay. 111: 64 ms Delay. |
2:0 | LDOA3_RISING_
EDGE_DLY[2:0] |
R/W | X | Delay for rising edge of LDOA3 Enable pin (all Values have 10% variations).
000: No Delay. 001: 2 ms Delay. 010: 4 ms Delay. 011: 8 ms Delay. 100: 16 ms Delay. 101: 24 ms Delay. 110: 32 ms Delay. 111: 64 ms Delay. |