ZHCSG44F June 2017 – October 2024 TPS650864
PRODUCTION DATA
The device provides information on status of VRs through four GPO pins along with Power Good Status registers defined in Section 7.13.50 and Section 7.13.51. Power Good information of any individual VR and load switch can be assigned to be part of the PGOOD tree as defined from Section 7.13.40 to Section 7.13.47. PGOOD assertion delays are programmable from 0 ms to 15 ms for GPO1, 5 ms to 100 ms for GPO3, and 0 ms to 100 ms for GPO2 and GPO4, respectively, as are defined in Section 7.13.21 and Section 7.13.34.
Alternatively, the GPOs can be used as general purpose outputs controlled by the user through I2C. Refer to Section 7.13.37 for details on controlling the GPOs in I2C control mode. When configured as push-pull, LDO3P3 is used for logic-level high.