ZHCSG44F June 2017 – October 2024 TPS650864
PRODUCTION DATA
The TPS650864 for Xilinx MPSoCs and FPGAs can be used in a variety of ways which is outlined in the following sections. Section 8.2 discusses the design procedure for the general case. Specific OTP information can be found starting with Section 7.6. In general, the PMIC is controlled by the state of the six CTL which can accept up to 3.6 V inputs. How these control pins are set varies based on application. Some examples would be using the PG of external rails, looping GPOs back into CTL pins, connecting a locking push-button, using a push-button circuit, using an embedded controller (such as the msP430G2121), or controlled by the MPSoC itself.