ZHCSL05C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
Table 11-6 lists the selectable analog internal signals on the DIAG_OUT pin. In the DIAG_CTRL register, the MUX_CFG[1:0] bits must be set to 10b for the analog MUX mode. In this mode, the digital output buffer (see DIAG_OUT Analog and Digital MUX) is in the high-impedance state.
CHANNEL NUMBER |
VOLTAGE RAIL OR SIGNAL NAME |
DESCRIPTION | DIVIDE RATIO | CHANNEL NUMBER SELECTION THROUGH DIAG_MUX_SEL[7:0] |
---|---|---|---|---|
A.0 | RESERVED | No signal (analog driver disabled) | — | 0xx |
A.1 | VIN_SAFE | Device input supply for monitoring circuitry | 20 ± 2% | 0x01 |
A.2 | VIN | Device input supply for switched-mode regulators | 20 ± 2% | 0x02 |
A.3 | VREF_REG | Voltage reference for regulators | 1 | 0x03 |
A.4 | VREF_MON | Voltage reference for monitoring circuitry | 1 | 0x04 |
A.5 | AVDD1 | Internal LDO for low-voltage circuitry in regulators | 4.375 | 0x05 |
A.6 | AVDD2 | Internal LDO for monitoring circuitry | 4.375 | 0x06 |
A7–A.255 | RESERVED | No signal (analog driver disabled) | — | 0x07 through 0xFF |