ZHCSNX8B December 2020 – September 2023 TPS6593-Q1
PRODUCTION DATA
POS | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
Electrical Characteristics: nPWRON/ENABLE | |||||||
11.1 | VIL(VCCA) | Low-level input voltage | -0.3 | 0 | 0.54 | V | |
11.2 | VIH(VCCA) | High-level input voltage | 1.26 | V | |||
11.3 | Hysteresis | 150 | mV | ||||
Electrical Characteristics: I2C/SPI Pins and Input Signals through all GPIO pins | |||||||
11.4 | VIL(DIG) | Low-level input voltage | -0.3 | 0 | 0.54 | V | |
11.5 | VIH(DIG) | High-level input voltage | 1.26 | V | |||
11.6 | Hysteresis | 150 | mV | ||||
Timing Requirements: nPWRON/ENABLE | |||||||
24.1a | tLPK_TIME | nPWRON Long Press Key time | 8 | s | |||
24.1b | tdegl_PWRON | nPWRON button deglitch time | ENABLE_DEGLITCH_EN = 1 | 48 | 50 | 52 | ms |
24.2 | tdegl_ENABLE | ENABLE signal deglitch time(1) | ENABLE_EGLITCH_EN = 1, exclude when activated under LP_STANDBY state while the system clock is not available | 6 | 8 | 10 | µs |
Timing Requirements: GPIx, nSLEEPx, nERRx, and other digital input signals | |||||||
24.3 | tWKUP_LP | Time from valid GPIx assertion until device wakes up from LP_STANDBY state to ACTIVE or MCU ONLY states | 5 | ms | |||
25.1a | tdegl_GPIx | GPIx and nSLEEPx signal deglitch time | GPIOn_DEGLITCH_EN = 1 | 6 | 8 | 10 | µs |
25.2a | tSTARTUP | Time from receiving nPWRON/ENABLE trigger in STANDBY state to nRSTOUT assertion | 5 | ms | |||
25.2b | Time from a valid GPIx assertion until device starts power-up sequence from a low power state | LDOVINT = 1.8V | 1.5 | ms | |||
25.3 | tSLEEP | Time from nSLEEPx assertion until device starts power-down sequence to enter a low power state | LDOVINT = 1.8V | 1.5 | ms | ||
25.4a | tWK_PW_MIN | Minimum valid input pulse width for the WKUP input signals | input through LP_WKUP1 and LP_WKUP2 (GPIO3 or GPIO4) pins while the device is in LP_STANDBY state | 40 | ns | ||
25.4b | input through WKUP1, WKUP2, LP_WKUP1 and LP_WKUP2 pins while the device is in mission states | 200 | ns | ||||
25.5a | tWD_DIS | DISABLE_WDOG input signal deglitch time | 24 | 30 | 36 | µs | |
25.5b | tWD_pulse | TRIG_WDOG input signal deglitch time | 24 | 30 | 36 | µs |