ZHCSKK3B December 2019 – February 2022 TPS6594-Q1
PRODUCTION DATA
POS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
M1.1 | Voltage on power supply sense pin | VSYS_SENSE | –0.3 | 12.5 | V |
M1.2 | Voltage on overvoltage (OV) gate drive | OVPGDRV(2) | –0.3 | 12.5 | V |
M1.3 | Voltage on OV protected supply input pin | VCCA(3) | –0.3 | 6 | V |
M1.4 | Voltage on all buck supply voltage input pins | PVIN_Bx(3) | –0.3 | 6 | V |
M1.4a | Voltage difference between supply input pins | Between VCCA and each PVIN_Bx | –0.5 | 0.5 | V |
M1.5a | Voltage on all buck switch nodes | SW_Bx pins | –0.3 | PVIN_Bx + 0.3 V, up to 6 V | V |
M1.5b | SW_Bx pins, 10-ns transient | –2 | 10 | V | |
M1.6 | Voltage on all buck voltage sense nodes | FB_Bx | –0.3 | 4 | V |
M1.7 | Voltage on all LDO supply voltage input pins | PVIN_LDOx(3) | –0.3 | 6 | V |
M1.8 | Voltage on all LDO output pins | VOUT_LDOx | –0.3 | PVIN_LDOx + 0.3 V, up to 6 V | V |
M1.9 | Voltage on internal LDO output pins | VOUT_LDOVINT, VOUT_LDOVRTC | –0.3 | 2 | V |
M1.10 | Voltage on I/O supply pin | VIO_IN with respect to ground pad | –0.3 | VCCA + 0.3 V, up to 6 V | V |
M1.11 | Voltage on logic pins (input or output) in VIO domain | I2C and SPI pins, nRSTOUT, and nINT pins, and all GPIO output buffers except GPIO5 & GPIO6 | –0.3 | 6 | V |
M1.12 | Voltage on logic pins (input or output) in LDOVINT domain | GPIO5 & GPIO6, and all GPIO input buffers except GPIO3 & GPIO4 | –0.3 | 6 | V |
M1.13 | Voltage on logic pins (input) in LDOVRTC domain | GPIO3 & GPIO4 | –0.3 | 6 | V |
M1.14 | Voltage on logic pins (input or output) in VCCA domain | nPWRON/ENABLE & EN_DRV | –0.3 | 6 | V |
M1.15 | Voltage on analog mux output pin | AMUXOUT | –0.3 | VCCA + 0.3 V, up to 6 V | V |
M1.16 | Voltage on back-up power supply input | VBACKUP | –0.3 | 6 | V |
M1.17 | Voltage on crystal oscillator pins | OSC32KIN, OSC32KOUT, & OSC32KCAP | –0.3 | 2 | V |
M1.18 | Voltage on REFGND pins | REFGND1 & REFGND2 | –0.3 | 0.3 | V |
M2.1a | Voltage rise slew-rate on input supply pins | VCCA, PVIN_Bx (voltage below 2.7 V) | 60 | mV/µs | |
M2.1b | VIO (only when VCCA < 2 V) | 60 | mV/µs | ||
M2.2 | Current through input protection FET | Between VSYS_SENSE & VCCA | 15 | A | |
M2.3a | Peak output current | All pins other than power resources | 20 | mA | |
M2.3b | Buck1/2/3/4 regulators: PVIN_Bx and SW_Bx per phase | 5 | A | ||
M2.3c | Buck5 regulator: PVIN_B5 and SW_B5 | 3 | A | ||
M2.4a | Average output current, 100 k hour, TJ = 125℃ | GPIOx pins, source current | 3 | mA | |
M2.4b | GPIO1/2/5/6, SDA_I2C1/SDI_SPI, EN_DRV, nINT, and nRSTOUT pins, sink current | 8 | mA | ||
M2.4c | GPIO3/4/7/8/9/10/11 pins, sink current | 3 | mA | ||
M2.4d | LDO1/2/3 regulators | 350 | mA | ||
M2.4e | LDO4 regulators | 210 | mA | ||
M3 | Junction temperature, TJ | –45 | 160 | °C | |
M4 | Storage temperature, Tstg | –65 | 150 | °C |