ZHCSCS9 SEPTEMBER 2014 TPS92661-Q1
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
Input voltage | VIN, VCC to GND | –0.3 | 7 | V |
CPP to GND | –0.3 | 67 | ||
CPP to LED12 | –0.3 | 7 | ||
LEDx to GND | –0.3 | 60 | ||
LEDx to LED(x-1) | –0.3 | 7 | ||
SYNC, EN, CLK, TX, RX, ADR0-2 to GND | –0.3 | 7 |
MIN | MAX | UNIT | ||||
---|---|---|---|---|---|---|
Tstg | Storage temperature range | –40 | 150 | °C | ||
V(ESD) | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 (1) | –2000 | 2000 | V | |
Charged device model (CDM), per AEC Q100-011 | ALL Pins | –750 | 750 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VIN | Supply input voltage range | 4.5 | 5.5 | V | ||
VI | Input voltage range per channel | LEDx to LED(x-1) | 5.0 | V | ||
IO | Output current range | Thermally Limited | A | |||
fCLK | CLK frequency(1) | 0.1 | 16 | MHz | ||
DCLK | CLK duty cycle | 40% | 60% | |||
tEW | EN input pulse width low | 50 | ns | |||
tESS | EN setup to serial start | 24/fCLK | s | |||
tSW | SYNC input pulse width | 1/fCLK | s | |||
VIH | High-level input voltage | 1.9 | VVCC + 0.3 V | V | ||
VIL | Low-level input voltage | GND – 0.3 V | 0.8 | V | ||
TA | Ambient temperature | –40 | 125 | °C | ||
TJ | Junction temperature | –40 | 150 | °C |
THERMAL METRIC(1) | TPS92661 | UNITS | |
---|---|---|---|
TQFP | |||
48 pins | |||
RθJA | Junction-to-ambient thermal resistance | 25.7 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 10.5 | |
RθJB | Junction-to-board thermal resistance | 6.1 | |
ψJT | Junction-to-top characterization parameter | 0.2 | |
ψJB | Junction-to-board characterization parameter | 6.0 | |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 0.3 |
PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |
---|---|---|---|---|---|---|
GENERAL | ||||||
IVIN-OP | Input operating bias current | No switching | 1 | mA | ||
VIN-UVT | VIN internal POR threshold | VIN rising | 4.5 | V | ||
VCC-REG | Regulated VCC voltage | 0 mA ≤ IVCC ≤ 5 mA | 3.1 | 3.3 | 3.5 | V |
IVCC-LIM | VCC current limit | 10 | mA | |||
VCPP | Charge pump operating voltage | VVIN = 5 V, VSW = 0 V – 60 V | 6.2 | V | ||
fCPP | Charge pump oscillator frequency | 1.3 | 2.3 | 3.3 | MHz | |
LED MATRIX SWITCHES | ||||||
RDS(on) | LED switch on-resistance (2) | 225 | mΩ | |||
RALL(on) | All switches on-resistance | Measured LED12 - LED0 | 1800 | 3400 | mΩ | |
IDS(off) | OFF state switch leakage current | 50 | µA | |||
VTH-S | LED short threshold voltage | VSW = 0 V – 60 V | 0.52 | 1.4 | V | |
VTH-O | LED OPEN threshold voltage | VSW = 0 V – 60 V | 5 | 6 | 6.9 | V |
tTO-O | LED OPEN detection and correction delay | 50 | 150 | ns | ||
tREP | LED fault reporting delay | 5 | µs | |||
tRISE(LEDx) | LEDx drain voltage rise time(1) | ILED = 800 mA | 2 | µs | ||
tFALL(LEDx) | LEDx drain voltage fall time(1) | ILED = 800 mA | 2 | µs | ||
DIGITAL SPECIFICATIONS | ||||||
VIH-TH | High-level input voltage threshold | 1.9 | V | |||
VIL-TH | Low-level input voltage threshold | 0.8 | V | |||
VOH | High-level output voltage | ISOURCE = 2 mA, VVCC = 4.0 V | 4.27 | V | ||
VOL | Low-level output voltage | ISINK = 2 mA, VVCC = 4.5 V | 0.23 | V | ||
IOS | Output short circuit current (source or sink) | VVCC = 4.5 V | 42 | mA | ||
RSP | Internal SYNC pull-down | 100 | kΩ | |||
tWD-TO | CLK watchdog timeout | 32/fCPP | µs | |||
tTO | CLK rise to TX output valid(1) | 80 | ns | |||
tTZ | CLK rise to TX output tri-state(1) | 80 | ns |
VVIN = 5.5 V | fCLK = 6 MHz |
VVIN = 5.5 V | fCLK = 15 MHz |
VVIN = 5.5 V | fCLK = 8.57 MHz |