ZHCSLS0B July 2022 – April 2024 TPS929240-Q1
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
The TPS929240-Q1 monitors the FlexWire interface for the communication with an internal watchdog timer.
Any successful non-broadcast communication with correct CRC and address matching target device automatically resets the timer. The watchdog timer starts to count when UART bus is idle. If the watchdog timer overflows, device automatically switches to FAIL-SAFE state and sets the FLAG_FS to 1. The master controller can access the TPS929240-Q1 and write 1 to CLRFS to set the device to NORMAL state again when the communication recovers.
The watchdog timer is programmable by 4-bit register WDTIMER. The TPS929240-Q1 can directly enter FAIL-SAFE states from NORMAL state by burning EEPROM of WDTIMER to Fh. Disabling the watchdog timer by setting WDTIMER to 0h prevents the device from getting into FAIL-SAFE state.