ZHCSP41 January 2022 TPSM5D1806E
PRODUCTION DATA
Pin | Type(1) | Description | |
---|---|---|---|
Name | No. | ||
AGND | 42, 43 | G | Analog ground for the internal analog control circuit. Connect to PGND at one single point, away from noisy circuitry. |
BP5 | 44 | O | Output of the internal 5-V regulator. Bypass this pin with a minimum of 1.5 µF of effective capacitance to AGND. Can be used as a pullup voltage for PGOOD signals. |
DNC | 7, 8, 31, 32 | — | Do not connect. Do not connect these pins to AGND, PGND, to another DNC pin, or to any other voltage. These pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. |
EN1 | 1 | I | Channel 1 enable input. Float or pull high to enable. Can also be used to externally adjust EN UVLO by connecting a resistor divider between VIN and AGND. |
EN2/ISHARE | 46 | I/O | Multi-function
pin Dual output configuration: Channel 2 enable input. Float or pull high to enable. Can also be used to externally adjust EN UVLO by connecting resistor divider between VIN and AGND. Parallel output configuration: Current balance node of the internal regulators. Leave this pin open. |
FB1 | 40 | I | Channel 1 feedback input. Connect to the output voltage of channel 1 with a resistor divider. |
FB2/VSHARE | 45 | I/O | Multi-function
pin Dual output configuration: Channel 2 Feedback input. Connect to the output voltage of channel 2 with a resistor divider. Parallel output configuration: The COMP voltage of the internal regulators. Leave this pin open. |
MODE1 | 37 | I | Mode setting pin. Programs channel configuration as either dual or parallel outputs and programs channel interleaving using a resistor between the MODE1 pin and AGND. A 10-kΩ resistor is required between the MODE1 pin and MODE2 pin. |
MODE2 | 38 | I | Mode setting pin. Select from four pre-set switching frequencies using a resistor between the MODE2 pin and AGND. A 10-kΩ resistor is required between MODE1 pin and MODE2 pin. |
PGND | 10–12, 27–29, 47–51 | G | Power ground of the device. This is the return current path for the power stage of the device. Connect these pins to the bypass capacitors associated with VIN and VOUT. Connect pads 47, 48, 49, 50, and 51 to the PCB ground planes using multiple vias for optimal thermal performance. All pins must be connected together externally with a copper plane or pour directly under the device. |
PGOOD1 | 3 | O | Channel 1 power-good indicator output. This pin is an open-drain output, which asserts low during any fault condition. When used, a pullup resistor to BP5 or other external supply is required. Leave this pin open if unused. |
PGOOD2/CLKO | 2 | O | Multi-function
pin Dual output configuration: Channel 2 power-good indicator output. This pin is an open-drain output, which asserts low during any fault condition. When used, a pullup resistor to BP5 or another external supply is required. Leave this pin open if unused. Parallel output configuration: 180° clock output. Leave this pin open if unused. |
RS– | 41 | G | For parallel output applications, this pin functions as remote sense negative input to the differential amplifier. Connect this pin to the point of ground regulation using a kelvin trace. For dual output configurations, this pin must be tied to AGND. |
SS | 39 | I | External soft start when configured for parallel output operation. Place a capacitor from SS to AGND to set output voltage rise time. For independent dual channel configurations, leave this pin open. |
SW1 | 30 | O | Channel 1 power stage switch node. Can be used to monitor the switch node. |
SW2 | 9 | O | Channel 2 power stage switch node. Can be used to monitor the switch node. |
SYNC | 36 | I | This pin synchronizes to external clock or the CLKO pin of another device. |
VIN | 4–6, 33–35 | I | Power conversion input pins. Pins 4, 5, and 6 are not internally connected to pins 33, 34, and 35. Connection must be made using the PCB VIN plane. Bypass VIN pins with ceramic capacitance to PGND, close to the device. |
VOUT1 | 20–26 | O | Channel 1 output voltage. These pins are connected to the internal output inductor. Connect to the output load. Place external bypass capacitors between these pins and PGND. |
VOUT2 | 13–19 | O | Channel 2 output voltage. These pins are connected to the internal output inductor. Connect to the output load. Place external bypass capacitors between these pins and PGND. |