ZHCSHY0B March 2018 – June 2018 TS5USBC41
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
POWER | ||||||
ICC-ACTIVE | Active supply current. | OE = 0 V
SEL1, SEL2 = 0 V, 1.8 V or VCC 0 V < VI/O < 3.6 V |
9 | 22 | µA | |
ICC-OVP | Supply current during OVP condition. | OE = 0 V
SEL1, SEL2 = 0 V, 1.8 V or VCC VI/O > VPOS_THLD |
10 | 35 | μA | |
ICC_PD | Standby powered down supply current | OE = 1.8 V or VCC
SEL1 = 0 V, 1.8 V, or VCC SEL2 = 0 V, 1.8 V, or VCC |
2 | 6 | µA | |
DC Characteristics | ||||||
RON | ON-state resistance | VI/O = 0.4 V
ISINK = 8 mA Refer to ON-State Resistance Figure |
5.6 | 9 | Ω | |
ΔRON | ON-state resistance match between channels | VI/O = 0.4 V
ISINK = 8 mA Refer to ON-State Resistance Figure |
0.075 | 0.48 | Ω | |
RON (FLAT) | ON-state resistance flatness | VI/O = 0 V to 0.4 V
ISINK = 8 mA Refer to ON-State Resistance Figure |
0.1 | 0.4 | Ω | |
IOFF | I/O pin OFF leakage current | OE = H
VD± = 0 V or 3.6 V VCC = 2.3 V to 5.5 V VD1±or VD2± = 3.6 V or 0 V Refer to Off Leakage Figure |
-4 | 0.1 | 4 | µA |
IOFF-20V | D1/D2+/- pin OFF leakage current during OVP scenario on D+/- | OE = H
VD± = 20-V VCC = 2.3 V to 5.5 V VD1± or VD2± = 0 V Refer to Off Leakage Figure |
-0.5 | 0.5 | µA | |
IOFF-20V-DP/N | D+/- pin OFF leakage current during OVP scenario | OE = H
VD± = 20-V VCC = 2.3 V to 5.5 V VD1± or VD2± = 0 V Refer to Off Leakage Figure |
140 | 150 | 180 | µA |
IOFF-24V | D1/D2 +/- pin OFF leakage current during OVP scenario on D+/-. | OE = H
VD± = 24-V VCC = 2.3 V to 5.5 V VD1± or VD2± = 0 V Refer to Off Leakage Figure |
-0.5 | 0.5 | µA | |
IOFF-24V-DPN | D+/- pin OFF leakage current during OVP scenario. | OE = H
VD± = 0 V or 24-V VCC = 2.3 V to 5.5 V VD1± or VD2± = 0 V Refer to Off Leakage Figure |
220 | 250 | 270 | µA |
ION | ON leakage current. | VD± = 0 V or 3.6 V
VD1± and VD2+/- = high-Z Refer to On Leakage Figure |
-5.5 | 0.25 | 7.5 | µA |
Digital Characteristics | ||||||
VIH | Input logic high | SEL1, SEL2, OE | 1.4 | V | ||
VIL | Input logic low | SEL1, SEL2, OE | 0.5 | V | ||
VOL | Output logic low | FLT
IOL = 3 mA |
0.4 | V | ||
IIH | Input high leakage current | SEL1, SEL2, OE = 1.8 V, VCC | -1 | 1 | 5 | μA |
IIL | Input low leakage current | SEL1, SEL2, OE = 0 V | -1 | ±0.2 | 5 | μA |
RPD | Internal pull-down resistor on digital input pins | 6 | MΩ | |||
CI | Digital input capacitance | SEL1, SEL2 = 0 V, 1.8 V or VCC
f = 1 MHz |
4 | pF | ||
Protection | ||||||
VOVP_TH | OVP positive threshold | 4.4 | 4.8 | 5.2 | V | |
VOVP_HYST | OVP threshold hysteresis | 125 | 250 | 440 | mV | |
VCLAMP_V | Maximum voltage to appear on D1± and D2± pins during OVP scenario
(TS5USBC412, TS5USBC412I) |
VD± = 0 to 24 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = Open Switch on or off OE = 0 V |
11.2 | V | ||
VCLAMP_V | Maximum voltage to appear on D1± and D2± pins during OVP scenario
(TS5USBC412, TS5USBC412I) |
VD± = 0 to 24 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = 50Ω Switch on or off OE = 0 V |
10.8 | V | ||
VCLAMP_V | Maximum voltage to appear on D1± and D2± pins during OVP scenario
(TS5USBC410, TS5USBC410I) |
VD± = 0 to 20 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = Open Switch on or off OE = 0 V |
10.8 | V | ||
VCLAMP_V | Maximum voltage to appear on D1± and D2± pins during OVP scenario
(TS5USBC410, TS5USBC410I) |
VD± = 0 to 20 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = 50Ω Switch on or off OE = 0 V |
9.8 | V | ||
VCLAMP_T | Maximum OVP transient duration above 5 V (TS5USBC412, TS5USBC412I). | VD± = 0 to 24 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = Open CL = 10pF Switch on or off OE = 0 V |
75 | 100 | ns | |
VCLAMP_T | Maximum OVP transient duration above 5 V
(TS5USBC412, TS5USBC412I) |
VD± = 0 to 24 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = 50Ω CL = 10pF Switch on or off OE = 0 V |
68 | 95 | ns | |
VCLAMP_T | Maximum OVP transient duration above 5 V
(TS5USBC410, TS5USBC410I) |
VD± = 0 to 20 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = Open CL = 10pF Switch on or off OE = 0 V |
64 | 100 | ns | |
VCLAMP_T | Maximum OVP transient duration above 5 V
(TS5USBC410, TS5USBC410I) |
VD± = 0 to 20 V
tRISE and tFALL(10% to 90 %) = 100 ns RL = 50Ω CL = 10pF Switch on or off OE = 0 V |
55 | 95 | ns | |
tEN_OVP | OVP enable time | RPU = 10 kΩ to VCC (FLT)
CL = 35 pF Refer to OVP Timing Diagram Figure |
3 | μs | ||
tREC_OVP | OVP recovery time | RPU = 10 kΩ to VCC (FLT)
CL = 35 pF Refer to OVP Timing Diagram Figure |
5 | μs |