ZHCSGE2A April 2017 – February 2018 UCC20225
PRODUCTION DATA.
Figure 41 shows a 2-layer PCB layout example with the signals and key components labeled.
Figure 42 and Figure 43 shows top and bottom layer traces and copper.
NOTE
There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.
PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.
Figure 44 and Figure 45 are 3D layout pictures with top view and bottom views.
NOTE
The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.