SLUSCV6A April 2017 – February 2018 UCC21225A
PRODUCTION DATA.
Figure 41 shows a 2-layer PCB layout example with the signals and key components labeled.
Figure 42 and Figure 43 shows top and bottom layer traces and copper.
NOTE
There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.
PCB trace spacing between the high-side and low-side gate drivers in the output stage are increased to minimize cross-talk due to parasitic capacitance coupling between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive circuit.
Figure 44 and Figure 45 are 3D layout pictures with top view and bottom views.
NOTE
The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.