SLUSFF3A January 2024 – June 2024 UCC21330-Q1
PRODUCTION DATA
Figure 8-5 shows the bench test waveforms for the design example shown in Figure 8-1 under these conditions: VCC = 5 V, VDD = 20 V, fSW = 100 kHz, VDC-Link = 0 V.
Channel 1 (Yellow): UCC21330-Q1 INA pin signal.
Channel 2 (Blue): UCC21330-Q1 INB pin signal.
Channel 3 (Pink): Gate-source signal on the high side power transistor.
Channel 4 (Green): Gate-source signal on the low side power transistor.