SLUSFF3A January 2024 – June 2024 UCC21330-Q1
PRODUCTION DATA
The recommended input supply voltage (VCCI) for the UCC21330-Q1 is between 2.7 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) range depends on which version of the UCC21330-Q1 is being used. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. VDD or VCCI cannot fall below their respective UVLO thresholds (for more information on UVLO see Section 7.3.1). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by the UCC21330-Q1 with a recommended maximum VDDA/VDDB of 25 V.
A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested to place two such capacitors: one with a value of ≈10-µF for device biasing, and an additional ≤100-nF capacitor in parallel for high frequency filtering.
Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of the UCC21330-Q1, this bypass capacitor has a minimum recommended value of 100 nF.