VVCC = 16 V, VAGND = VPGND = 0 V, VVINAC = 3 V, VVSENSE = 6 V, VHVSEN = 3 V, VPHB = 0 V, RTSET = 133 kΩ; all voltages are with respect to GND, all outputs unloaded, TJ = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.
Figure 1. RTSET Resistance and Zero-Crossing Distortion Correction Additional On Time
Figure 3. VINAC Brownout Hysteresis Current
Figure 5. UVLO On Off Thresholds
Figure 7. VCC Bias Supply Current
Figure 9. Error Amplifier Transconductance vs VSENSE
Figure 11. Error Amplifier Output Current vs Output Voltage
CLOAD = 4.7 nF
Figure 13. Gate Drive Falling vs Time
CLOAD = 4.7 nF
Figure 15. Gate Drive Falling and Delay From CS Input vs Time
Figure 2. VINAC Brownout Detection Threshold
Figure 4. VREF Output Voltage
Figure 6. UVLO Hysteresis
Soft-start period completed
Figure 8. Error Amplifier Output Current vs Input Voltage
Figure 10. Error Amplifier Transconductance vs Temperature
CLOAD = 4.7 nF
Figure 12. Gate Drive Rising vs Time
CLOAD = 4.7 nF
Figure 14. Gate Drive Rising and Delay From ZCD Input vs Time