ZHCSLD2E may 2020 – july 2023 UCC28782
PRODUCTION DATA
The dead-time optimizer in Figure 8-18 controls the two dead-times: the dead-time between PWMH falling edge and PWML rising edge (tZ), as well as the dead-time between PWML falling edge and PWMH rising edge (tD(PWML-H)).
Similar to UCC28780, the adaptive control law for tZ of UCC28782 utilizes the line feed-forward signal to extend tZ as VBULK reduces, as shown in Figure 8-20. The VS pin senses VBULK through the auxiliary winding voltage (VAUX) when the low-side switch (QL) is on. The auxiliary winding creates a line-sensing current (IVSL) out of the VS pin flowing through the upper resistor of the voltage divider on VS pin (RVS1). Minimum tZ (tZ(MIN)) is set at VBULK(MAX) through the RTZ pin. When IVSL is lower than 666 μA, tZ linearly increases and the maximum tZ extension is 140% of tZ(MIN).
The enhanced tZ control of UCC28782 helps to avoid voltage stress on the secondary rectifier due to temporary continuous conduction mode (CCM) operation. If the high side switch turns off under a higher than normal negative resonant current instance, the switch node voltage (VSW) and the auxiliary winding voltage (VAUX) will drop very fast, because a higher di/dt current flows through the leakage inductance. At the same instant, if the magnetizing current has not decayed down to zero yet, the current will continue to flow in the secondary rectifier, so the switch node voltage will recover back to a high level again and results in a short-duration voltage dip behavior within the tZ period. If a ACF controller turns on the low-side switch after tZ expires but the magnetizing current is still positive, the limited turn off speed of the synchronous rectifier (SR) will result in a higher di/dt current as the low-side switch turns on, so a high voltage spike is generated on the SR drain-to-source voltage. Then, the FET voltage rating or the snubber design on the secondary side may need to be compromised, which are the typical concerns of flyback topology in CCM. Therefore, the VS pin of UCC28782 can detect this event and avoid low-side switch turn on after tZ expires under this situation.
The concept is to detect the ZCD signal once again at the instant of tZ expiration, such that the controller will not respond to the false ZCD signal after the high side switch turns off. When the duration of the voltage dip is shorter than tZ setting, the ZCD signal will change back to its original low state at the tZ expiration instance. When there is no valid switch node voltage transition detected from the ZCD signal at the instance, the controller will wait for another ZCD rising edge to trigger the low-side switch turn-on of the next cycle. Since the next ZCD signal could be a real indication of the magnetizing current reached to 0 A, the CCM turn-off event of secondary rectifier will not occur. Figure 8-21 illustrates the issue and the operation principle of the improved switching control in UCC28782.
The control law for tD(PWML-H) of UCC28782 is adaptive with the slope variation of the switching node voltage, regardless of the SET-pin voltage. One reason of applying the adaptive control is to generate a minimum dead time for reducing the body diode conduction time of the high-side Si switch or the reverse conduction time of the high-side GaN switch. Another reason is to avoid the risk of hard switching. Since the rising slope of the switch node voltage varies with different peak magnetizing currents as output load changes, using a fixed dead-time can potentially cause hard-switching on the high-side clamp switch (QH) if the dead-time is not long enough.
For the GaN ACF with UCC28780, a fixed 40-ns dead time from PWML falling edge to PWMH rising edge is applied for the SET pin connected to GND. For the Si ACF with UCC28780, the adaptive dead time adjustment based on the ZCD falling edge plus 40-ns delay is applied for the SET pin connected to the REF pin. The enhanced tD(PWML-H) control of UCC28782 helps to further reduce the body diode conduction time of the high side Si switch or the reverse conduction time of the high-side GaN switch without risk of hard switching on the high side switch. Moreover, the same dead time control is generalized for both SET-pin connections. After the ZCD falling edge is detected, the PWMH driver of UCC28782 will pull high immediately, and the extra 40-ns delay in UCC28780 is removed. For the GaN ACF with UCC28782, as long as the VS-pin delay from the parasitic capacitive loading is reduced by a proper layout arrangement, it is possible to shorten the reverse conduction time in heavy load, and also eliminate the concern of high-side hard switching in light load. For the Si ACF with UCC28782, the propagation delay of the high-side driver already provides enough margin for switch node voltage settled to a high level after ZCD falling edge is triggered, so there is no need to introduce an extra 40-ns delay like UCC28780.