SBVU072 October   2021 TPS7A21

 

  1. 1Trademarks
  2. 2Introduction
  3. 3Setup
    1. 3.1 LDO Input/Output Connector Descriptions
      1. 3.1.1 VIN and GND
      2. 3.1.2 VOUT and GND
      3. 3.1.3 EN
    2. 3.2 Optional Load Transient Input/Output Connector Descriptions
      1. 3.2.1 VDD and GND
      2. 3.2.2 J10
      3. 3.2.3 J12
      4. 3.2.4 J13
      5. 3.2.5 J16
      6. 3.2.6 J17
      7. 3.2.7 J19
      8. 3.2.8 TP2 and TP3
      9. 3.2.9 TP4
    3. 3.3 TPS7A21 LDO Operation
    4. 3.4 Optional Load Transient Circuit Operation
  4. 4Board Layout
  5. 5TPS7A21 EVM Schematic
  6. 6Bill of Materials

Board Layout

Figure 4-1 through Figure 4-6 show the board layout for the TPS7A21EVM-059 PCB.

The TPS7A21EVM-059 dissipates power, which may cause some components to experience an increase in temperature. The TPS7A21 LDO, LMG1020YFFR gate driver, and pulsed resistors R2, R3, R4, R5, and R6 are most at risk of raising to a high junction temperature during normal operation.

Figure 4-1 Top Assembly Layer and Silk Screen
Figure 4-3 Layer 2
Figure 4-5 Bottom Layer Routing
Figure 4-2 Top Layer Routing
Figure 4-4 Layer 3
Figure 4-6 Bottom Assembly Layer and Silk Screen