SLASEB7D June 2017 – December 2020
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
PVCC | PHY supply voltage | PVCC = VCC, PVSS = VSS | 2.2 | 3.6 | V | |
RDSonT | Output impedance of CH0OUT and CH1OUT for high and low sides (trimmed at 3-V PVDD) | PVCC ≥ 2.5 V | 3 | Ω | ||
RTerm | Termination impedance of CH0OUT and CH1OUT toward PVSS (trimmed) | PVCC ≥ 2.5 V | 3 | Ω | ||
DrvM | High-side to low-side drive mismatch (trimmed) | PVCC ≥ 2.5 V | 5% | 12.5% | ||
TermM | Termination to drive mismatch (trimmed) | PVCC ≥ 2.5 V | 5% | 12.5% | ||
fMAX | Maximum output frequency | PVCC = VCC (2.5 V to 3.6 V) | 4.5 | MHz | ||
CSUPP | Supply buffering capacitance (low ESR type) | PVCC = VCC | 22 | 100 | µF | |
RSUPP | Series resistance to CSUPP | PVCC = VCC | 22 | Ω |