SLAU846A June 2023 – October 2023 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
The SYSCTL module provides x interrupt sources which can be configured to source a CPU interrupt event. In order of decreasing interrupt priority, the CPU interrupt events from the SYSCTL are given in Table 28-341.
Index (IIDX) | Name | Description |
---|---|---|
0 | NONE | No NMI pending. |
1 | BORLVL | Indicates that VDD has dropped below the specified VBOR- threshold. |
2 | WWDT0 | A WWDT0 violation occurred. |
3 | WWDT1 | A WWDT1 violation occurred. |
4 | LFCLKFAIL | Indicates that the LFXT or LFCLK_IN clock source is dead. This indication is useful for handling LFCLK errors when LFCLK is not sourcing MCLK but is sourcing a peripheral (for example, the RTC) |
5 | FLASHDED | Indicates that a flash memory double-bit uncorrectable error was detected. |
6 | SRAMDED | Indicates that an SRAM double-bit uncorrectable error was detected. |
The CPU non-maskable interrupt event configuration is managed with the NMIIIDX, NMIRIS, NMIISET, and NMIICLR event management registers. See Section 7.2.5 for guidance on configuring the interrupt management registers.