SLAU846A June 2023 – October 2023 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
MSPM0 G-series MCUs (MSPM0Gxx) combine 32-bit compute performance together with precision analog to enable a wide variety of sensing, interface, control, and housekeeping applications. The device architecture supports both high-performance and low-power applications through a flexible, easy-to-configure power management and clocking system.
MSPM0 G-series devices also offer enhanced robustness with ECC-protected flash memory, parity-protected SRAM, available dual window-watchdog timers, and support for 125°C ambient temperature and AEC-Q100 Grade 1 qualification.
This chapter introduces the device architecture, including an overview of the power domains and bus organization, the platform memory map, and the device boot configuration.