SLAU847D October 2022 – May 2024 MSPM0L1105 , MSPM0L1106 , MSPM0L1227 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2228 , MSPM0L2228-Q1
The I2C module contains three event publishers and no event subscribers. One event publisher (CPU_INT) manages I2C interrupt requests (IRQs) to the CPU subsystem through a static event route. The second and third event publishers (DMA_TRIG1, DMA_TRIG0) are used to setup the trigger signaling for the DMA through DMA event route.
The I2C events are summarized in Table 23-216.
Event | Type | Source | Destination | Route | Configuration | Functionality |
---|---|---|---|---|---|---|
CPU interrupt | Publisher | I2C | CPU Subsystem | Static route | CPU_INT registers | Fixed interrupt route from I2C to CPU |
DMA trigger | Publisher | I2C | DMA | DMA event route | DMA_TRIG1 registers | Fixed interrupt route from I2C to DMA |
DMA trigger | Publisher | I2C | DMA | DMA event route | DMA_TRIG0 registers | Fixed interrupt route from I2C to DMA |