SLAU847D October 2022 – May 2024 MSPM0L1105 , MSPM0L1106 , MSPM0L1227 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2228 , MSPM0L2228-Q1
All MSPM0Lxx devices share a common platform memory map. Peripherals are assigned a fixed address space and have the same address space on all devices within the family. The memory map is compliant with the standard Arm Cortex-M memory regions.
Memory Region | Start Address | End Address | Description |
---|---|---|---|
Code | 0x0000.0000 | 0x1FFF.FFFF | Flash memory and ROM |
SRAM | 0x2000.0000 | 0x3FFF.FFFF | SRAM |
Peripheral | 0x4000.0000 | 0x5FFF.FFFF | Global peripheral memory-mapped registers and global nonexecutable data memory |
Subsystem | 0x6000.0000 | 0x7FFF.FFFF | Local CPU subsystem memory-mapped registers |
System PPB | 0xE000.0000 | 0xE00F.FFFF | Arm private peripheral bus |