SLUUCF2C January 2021 – May 2022 BQ769142
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OTPW_EN | PF_EN | PDSG_TEST | FET_EN | RSVD_0 | DSG_TEST | CHG_TEST | PCHG_TEST |
Description: Provides flags for use during manufacturing.
Bit | Field | Description |
---|---|---|
7 | OTPW_EN | This bit enables or disables writes to OTP during normal operation. The device can program bits in OTP when a PF occurs or when the fuse is blown to retain state after a full reset. It also can program MANU_DATA upon request (if in FULLACCESS mode). This bit enables the device to program this runtime data to OTP. Programming will only occur when the stack voltage and temperature are within allowed limits. If this bit is not set, programming may still be done in CONFIG_UPDATE mode. 0 = Device will not program OTP during normal operation 1 = Device may program OTP during normal operation |
6 | PF_EN | This bit enables or disables Permanent Failure checks. Clearing this bit prevents Permanent Failure from triggering which is useful during manufacturing. 0 = Permanent Failure checks are disabled 1 = Permanent Failure checks are enabled |
5 | PDSG_TEST | This bit indicates whether the PDSG FET is enabled in FET Test Mode. This bit is controlled using the PDSGTEST() subcommand. 0 = PDSG FET is not enabled in FET Test Mode 1 = PDSG FET is enabled in FET Test Mode |
4 | FET_EN | This bit enables or disables FET Test mode. In FET Test mode, the FET states are controlled by the FET Test subcommands. This is typically used during manufacturing to test FET circuitry. Note that safety checks still may force FETs off (or for body diode protection, on) in FET Test mode. 0 = Normal FET control is disabled. FET Test mode is enabled. Device will not turn on FETs unless FET Test subcommands instruct it to do so 1 = Normal FET control is enabled. FET Test mode is disabled. Device will ignore FET Test subcommands |
2 | DSG_TEST | This bit indicates whether the DSG FET is enabled in FET Test Mode. This bit is controlled using the DSGTEST() subcommand. 0 = DSG FET is not enabled in FET Test Mode 1 = DSG FET is enabled in FET Test Mode |
1 | CHG_TEST | This bit indicates whether the CHG FET is enabled in FET Test Mode. This bit is controlled using the CHGTEST() subcommand. 0 = CHG FET is not enabled in FET Test Mode 1 = CHG FET is enabled in FET Test Mode |
0 | PCHG_TEST | This bit indicates whether the PCHG FET is enabled in FET Test Mode. This bit is controlled using the PCHGTEST() subcommand. 0 = PCHG FET is not enabled in FET Test Mode 1 = PCHG FET is enabled in FET Test Mode |