SLUUCG7 April 2024 BQ76922
Class | Subclass | Name | Type | Min | Max | Default | Unit |
---|---|---|---|---|---|---|---|
Settings | Configuration | Vcell Mode | H2 | 0x0000 | 0x001F | 0x0000 | Hex |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 | RSVD_0 |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RSVD_0 | RSVD_0 | RSVD_0 | Cell 5 Mode | Cell 4 Mode | Cell 3 Mode | Cell 2 Mode | Cell 1 Mode |
Description: Not every system will use all of the cell input pins. If the system has fewer cells than the device supports, some VC input pins may be shorted together or used to measure interconnect resistance between cells. To prevent action being taken for cell under-voltage conditions on pins that are shorted or used to measure interconnect resistance, the corresponding Vcell Mode bit should be cleared. If all Vcell Mode bits are cleared, then all inputs are considered as cell connections.
Bit | Field | Default | Description |
---|---|---|---|
4 | Cell 5 Mode | 0 | 0 = A cell is not connected between VC5 and VC4. Disable protections on Cell 5. 1 = A cell is connected between VC5 and VC4. Enable protections on Cell 5. |
3 | Cell 4 Mode | 0 | 0 = A cell is not connected between VC4 and VC3. Disable protections on Cell 4. 1 = A cell is connected between VC4 and VC3. Enable protections on Cell 4. |
2 | Cell 3 Mode | 0 | 0 = A cell is not connected between VC3 and VC2. Disable protections on Cell 3. 1 = A cell is connected between VC3 and VC2. Enable protections on Cell 3. |
1 | Cell 2 Mode | 0 | 0 = A cell is not connected between VC2 and VC1. Disable protections on Cell 2. 1 = A cell is connected between VC2 and VC1. Enable protections on Cell 2. |
0 | Cell 1 Mode | 0 | 0 = A cell is not connected between VC1 and VC0. Disable protections on Cell 1. 1 = A cell is connected between VC1 and VC0. Enable protections on Cell 1. |