SNIU028D February 2016 – September 2020 UCD3138 , UCD3138064 , UCD3138064A , UCD3138128 , UCD3138A , UCD3138A64
The MASTER_SYNC_CNTL_SEL bit selects where the sync output of the DPWM channel comes from.
The default value, 0, causes the sync delay to come from the Phase Trigger register. This is useful for systems that have fixed intervals between phases, such as interleaved PFC and hard switching full bridge. See Section 2.5.
Putting a 1 into this bit causes the master sync output to be controlled by the Filter output.
This bit is duplicated in the AMS registers.