SNIU028D February 2016 – September 2020 UCD3138 , UCD3138064 , UCD3138064A , UCD3138128 , UCD3138A , UCD3138A64
Address 00020058
5 | 4 | 2 | 1 | 0 |
SYNC_IN | SYNC_MUX_SEL | SYNC_OUT | SYNC_DIR |
R-0 | R/W-001 | R/W-1 | R/W-1 |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
5 | SYNC_IN | R | 0 | Value of Sync pin 0 = Logic level low present on Sync pin 1 = Logic level high present on Sync pin |
4-2 | SYNC_MUX_SEL | R/W | 001 | Selects which module controls Sync pin output 000 = DPWM 0 Sync Output (Default) 001 = DPWM 1 Sync Output 010 = DPWM 2 Sync Output 011 = DPWM 3 Sync Output 100 = Value from SYNC_OUT (Bit 1) 101 = Value specified by CLKSR in CLKCNTL (See Section 16.6.1) 110 = Low-Frequency Oscillator Clock Output 111 = Driven low |
1 | SYNC_OUT | R/W | 1 | Configure output value for Sync pin, if used as an output 0 = Sync pin driven low in output mode 1 = Sync pin driven high in output mode (Default) |
0 | SYNC_DIR | R/W | 1 | Configure direction of Sync pin 0 = Sync pin configured as an output pin 1 = Sync pin configured as an input pin (Default) |