SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
The released JEDEC standard describes in detail skew requirements imposed on the SDRAM, in particular CK, CK, DQS, and DQS. In order to meet these requirements, loading, SDRAM component selection, and trace routing will have a large impact. For additional information regarding meeting slew rate requirements, see the modeling and simulation section of this guide.