SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
The DDR3 fly-by architecture provides a benefit to layout and routing of control and address signals. In this topology, each respective signal from the DSP DDR3 controller is routed sequentially from one SDRAM to the next, thus eliminating reflections associated with any stub or superfluous traces previously seen in DDR2 designs. Figure 3-2 shows a typical DDR3 SDRAM fly-by interface in a single rank topology.