SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
The following rules must be followed when routing data nets in a DDR3 design:
Table 6-4 shows the numeric routing rules listed above for data lines.
Rule Number | Parameter | Value | Unit |
---|---|---|---|
1 | Net Impedance (Single-Ended) | 50 | Ω |
2 | Net Impedance (Differential) | 100 | Ω |
3 | Skew between DQS pairs | ±1 | mils |
4 | Skew between data group nets for given byte lane | ±10 | mils |
Table 6-5 shows the required data signal byte lane groupings.
Data Group | Data | Data Strobe | Data Strobe | Data Mask |
---|---|---|---|---|
BYTE LANE 0 | DQ[7:0] | DQS0 | DQS0 | DM0 |
BYTE LANE 1 | DQ[15:8] | DQS1 | DQS1 | DM1 |
BYTE LANE 2 | DQ[23:16] | DQS2 | DQS2 | DM2 |
BYTE LANE 3 | DQ[31:24] | DQS3 | DQS3 | DM3 |
BYTE LANE 4 | DQ[39:32] | DQS4 | DQS4 | DM4 |
BYTE LANE 5 | DQ[47:40] | DQS5 | DQS5 | DM5 |
BYTE LANE 6 | DQ[55:48] | DQS6 | DQS6 | DM6 |
BYTE LANE 7 | DQ[63:56] | DQS7 | DQS7 | DM7 |
ECC BYTE LANE | CB[7:0] | DQS8 | DQS8 | DM8 |