SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The sample rate generator must be driven by an input clock signal from one of the three sources selectable with the SCLKME bit of PCR and the CLKSM bit of SRGR2 (see Table 21-5). When CLKSM = 1, the minimum divide down value in CLKGDV bits is 1. CLKGDV is described in Section 21.4.1.4.
SCLKME | CLKSM | Input Clock for Sample Rate Generator |
---|---|---|
0 | 0 | Reserved |
0 | 1 | LSPCLK |
1 | 0 | Signal on MCLKR pin |
1 | 1 | Signal on MCLKX pin |