SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
There are two dedicated 2-kB blocks of message RAM. Each CPU and the DMA have read and write access to one RAM and read-only access to the other RAM, as shown in Table 7-1..
Reading or writing a message RAM does not trigger any events on the remote CPU.
CPU1 | CPU2 | CPU1 DMA | CPU2 DMA | |
---|---|---|---|---|
CPU1 to CPU2 (1K x 16, address 0x03FC00) | R/W | R | R/W | R |
CPU2 to CPU1 (1K x 16, address 0x03F800) | R | R/W | R | R/W |