SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
During development, it is sometimes necessary to reset the CPU and the peripherals without disconnecting the debugger or disrupting the system-level configuration. To facilitate this, each CPU has a subsystem reset, which can be triggered by a debugger using Code Composer Studio™ IDE. The CPU2 subsystem reset (CPU2.SYSRS) resets only CPU2, the peripherals, and the clock gating and LPM configuration. It does not hold CPU2 in reset. The CPU1 subsystem reset (CPU1.SYSRS) resets CPU1, the peripherals, many system control registers (including the clock gating and LPM configuration and the peripherals CPU ownership), and all I/O pin configurations. It also produces a CPU2.SYSRS and holds CPU2 in reset.
Neither SYSRS resets the ICEPick debug module, the device capability registers, the clock source and PLL configurations, the missing clock detection state, the PIE vector fetch error handler address, the NMI flags, the analog trims, or anything reset only by a POR (see Section 3.3.3).