SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The data on SDA must be stable during the high period of the clock (see Figure 20-5). The high or low state of the data line, SDA, must change only when the clock signal on SCL is low.