SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
Data is shifted one bit at a time from the DR pin to the RSRs or from the XSRs to the DX pin. The time for each bit transfer is controlled by the rising or falling edge of a clock signal.
The receive clock signal (CLKR) controls bit transfers from the DR pin to the RSRs. The transmit clock signal (CLKX) controls bit transfers from the XSRs to the DX pin. CLKR or CLKX can be derived from a pin at the boundary of the McBSP or derived from inside the McBSP. The polarities of CLKR and CLKX are programmable.
Figure 21-7 shows how the clock signal controls the timing of each bit transfer on the pin.