SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
Table 21-66 shows which register bits set the SRG Frame-Synchronization Period and Pulse Width.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
SRGR2 | 11-0 | FPER | Sample rate generator frame-synchronization period | R/W | 0000 0000 0000 | |
For the frame-synchronization signal FSG, (FPER + 1) determines the period from the start of a frame-synchronization pulse to the start of the next frame-synchronization pulse. | ||||||
Range for (FPER + 1): | 1 to 4096 CLKG cycles. | |||||
SRGR1 | 15-8 | FWID | Sample rate generator frame-synchronization pulse width | R/W | 0000 0000 | |
This field plus 1 determines the width of each frame-synchronization pulse on FSG. | ||||||
Range for (FWID + 1): | 1 to 256 CLKG cycles. |