SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
This section details the commands CPU2 boot ROM supports. These commands can be used by CPU1 applications to have CPU2 perform a specific action. To use these IPC commands, CPU2 boot ROM must be in Wait Boot mode.
Error Value | Description | Note |
---|---|---|
0x0000 0000 | Invalid Command Value | Default value when starting boot |
0xFFFF FFFE | CPU2 has got an ITRAP | Address where ITRAP occurred is placed in IPCADDR register |
0xFFFF FFFD | CPU2 got a spurious PIE interrupt | Interrupt number placed in IPCDATAW register |
0xFFFF FFFC | CPU2 got a PIE vector mismatch error | - |
0xFFFF FFFB | CPU2 got an uncorrectable Flash error | - |
0xFFFF FFFA | CPU2 got an uncorrectable RAM error | - |