SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
This device supports dual-core architecture. To have a dedicated EMIF for each CPU subsystem, the device supports two EMIF modules — EMIF1 and EMIF2, as shown in Figure 25-1. Both modules are exactly the same with the same feature set, but have different address/data sizes. EMIF1 is shared between the CPU1 and CPU2 subsystem, whereas EMIF2 is dedicated to the CPU1 subsystem.
Table 25-1 gives the configuration for two EMIF modules.
EMIF1 | EMIF2 | |
---|---|---|
176-Pin Package | Yes | NA |
337- Pin Package | Yes | Yes |
Maximum Data Width | 32 | 16 |
Maximum Address Width | 22 (Some of the EMIF1 pins are muxed with each other. Refer to Section 25.2.11 for usage) | 12 |
SDRAM CSx Support | 1 (CS0) | 1 (CS0) |
ASRAM CSx Support | 3 (CS2/CS3/CS4) | 1 (CS2) |
On this device, if EMIF1 is chosen to have a 32-bit data width, EMIF2 cannot be used because EMIF2 data pins are muxed with EMIF1 MSB data pins.