SPRUHM9H October 2014 – May 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
The following tables provide details on the clock connections of every module present in the device.
Clock Domain | Module Name |
---|---|
CPUCLK | CPU |
FPU | |
TMU | |
Flash | |
M0 - M1 RAMs | |
D0 - D1 RAMs | |
BootROM | |
SYSCLK | ePIE |
LS0 - LS5 RAMs | |
CLA1 Message RAMs | |
DCSM | |
PLLSYSCLK | NMIWD |
GS0 - GS15 RAMs | |
GPIO Input Sync and Qual | |
EMIF1 | |
PERx.SYSCLK | CLA1 |
DMA | |
Timer0 - 2 | |
EMIF2 | |
ADCA - D | |
CLB1 - 4 | |
CMPSS1 - 8 | |
DACA - C | |
ePWM1 - 12 | |
eCAP1 - 6 | |
eQEP1 - 3 | |
I2CA - B | |
McBSPA - B | |
SDFM1 - 8 | |
uPP A | |
PERx.LSPCLK | McBSPA - B |
SCIA - D | |
SPIA - C | |
CAN Bit Clock | CANA - B |
AUXPLLCLK | USB |
WDCLK (INTOSC1) | Watchdog Timer |
Module Name | Clock Domain |
---|---|
ADCA - D | PERx.SYSCLK |
Boot ROM | CPUCLK |
CANA - B | CAN Bit Clock |
CLA | PERx.SYSCLK |
CLA Message RAMs | SYSCLK |
CLB1 - 4 | PERx.SYSCLK |
CMPSS1 - 8 | PERx.SYSCLK |
CPU | CPUCLK |
CPU Timers | PERx.SYSCLK |
D0 - D1 RAMs | CPUCLK |
DACA - C | PERx.SYSCLK |
DCSM | SYSCLK |
DMA | PERx.SYSCLK |
eCAP1 - 6 | PERx.SYSCLK |
EMIF1 | PLLSYSCLK |
EMIF2 | PERx.SYSCLK |
ePIE | SYSCLK |
ePWM | PERx.SYSCLK |
eQEP1 - 3 | PERx.SYSCLK |
Flash | CPUCLK |
FPU | CPUCLK |
GS0 - GS15 RAMs | PLLSYSCLK |
I2CA - B | PERx.SYSCLK |
LS0 - LS5 RAMs | SYSCLK |
M0 - M1 RAMs | CPUCLK |
McBSPA - B | PERx.LSPCLK |
NMIWD | PLLSYSCLK |
SCIA - D | PERx.LSPCLK |
SDFM1 - 8 | PERx.SYSCLK |
SPIA - C | PERx.LSPCLK |
TMU | CPUCLK |
uPP | PERx.SYSCLK |
USB | AUXPLLCLK |
Watchdog Timer | WDCLK (INTOSC1) |