Each ADC has the following features:
- 12-bit resolution
- Ratiometric external reference set by VREFHI and VREFLO pins
- Single-ended signal conversions
- Input multiplexer with up to
16 channels
- 16 configurable SOCs
- 16 individually addressable result registers
- Multiple trigger sources
- S/W - software immediate start
- All ePWMs - ADCSOC A or B
- GPIO XINT2
- CPU Timers 0/1/2
- ADCINT1/2
- Four flexible PIE interrupts
- Configurable interrupt placement
- Burst mode
- Four post-processing blocks, each with:
- Saturating offset calibration
- Error from set-point calculation
- High, low, and zero-crossing compare, with interrupt and ePWM trip capability
- Trigger-to-sample delay capture
Note: Not every channel is pinned out from all ADCs. Check the device data sheet to determine which channels are available.