SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The sample rate generator must be driven by an input clock signal from one of the three sources selectable with the SCLKME bit of PCR and the CLKSM bit of SRGR2 (see Table 20-5). When CLKSM = 1, the minimum divide down value in CLKGDV bits is 1. CLKGDV is described in Section 20.4.1.4.
SCLKME | CLKSM | Input Clock for Sample Rate Generator |
---|---|---|
0 | 0 | Reserved |
0 | 1 | LSPCLK |
1 | 0 | Signal on MCLKR pin |
1 | 1 | Signal on MCLKX pin |