SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The data on SDA must be stable during the high period of the clock (see Figure 19-5). The high or low state of the data line, SDA, must change only when the clock signal on SCL is low.