SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The CLA task execution latency depends on the state of the system:
Task takes 8 cycles from CLA task trigger to first instruction of task to reach the D2 phase of pipeline.
Task takes 9 cycles from CLA task trigger to first instruction of normal task to reach the D2 phase of pipeline. There is a difference of one clock cycle to force the MSTOP in the D2 phase of the background task before the task exits as compared to a new task trigger without the background task active.
The task takes 5 cycles to return from a normal task to resume the background task instruction at the D2 phase of the pipeline.