SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The FSITX can operate as an independent SPI master module. In this condition, TXCLK is connected to SPICLK, TXD0 is connected to SPISIMO, and TXD1 is connected to SPISTE, the chip select.
When the FSI is an SPI transmitter, the application has the ability to check for frame errors, line breaks, CRC errors, and ECC checks on data. These are all encoded by hardware in every FSI frame. The SPI receiver requires some software to act upon this information.
Capability | Availability | Comment |
---|---|---|
Framing checks on the data frames | Yes | Can be implemented in software on the SPI receiver. |
Ability to detect line breaks | Yes | Can be implemented in software on the SPI receiver but requires additional software overhead such as a timer or watchdog. |
CRC check | Yes | Can be implemented in software on the SPI receiver. For devices that have VCU, this is more efficient. |
ECC on data | Yes | Can be implemented in software on the SPI receiver |
Detection of abruptly terminated frames | No | |
Double edge data rate | No | |
Recovery from glitches on signal lines between frames | No | |
Skew adjustment on signal lines | No |