SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
During boot up, the boot ROM initializes the device clocking, depending upon the reset source, to assist in faster boot time response. Clock configurations are performed by the boot ROM code only for POR or XRS reset types. For all other resets, the boot ROM starts executing with the clocks that were already set up before reset.
Source | Frequency | Description |
---|---|---|
INTOSC2 | 10MHz | Default clock source |
INTOSC1 | 10MHz | Set as clock source if missing clock is detected at power up or right after device reset |
Reset Source | Clock State |
---|---|
POR/XRS |
Bypassed PLL. PLL multiplier is set to 0x0. Clock divider is set to /1. |
All other Resets | Maintain clocks setup before device reset. |