In debug mode, the Message RAM is
memory-mapped. This allows the external debug unit to access the Message RAM.
Note: During debug mode, the Message RAM
cannot be accessed using the IFx register sets.
Figure 21-21 Message
RAM Representation in Debug Mode
31 |
30 |
29 |
28 |
27 |
26 |
25 |
24 |
23 |
22 |
21 |
20 |
19 |
18 |
17 |
16 |
15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
Reserved |
Reserved |
Parity[4:0] |
MXtd |
MDir |
Rsvd |
Msk[28:16] |
Msk[15:0] |
Rsvd |
Xtd |
Dir |
ID[28:16] |
ID[15:0] |
Reserved |
Rsvd |
MsgLst |
Rsvd |
UMask |
TxIE |
RxIE |
RmtEn |
Rsvd |
EOB |
Reserved |
DLC[3:0] |
Data 3 |
Data 2 |
Data 1 |
Data 0 |
Data 7 |
Data 6 |
Data 5 |
Data 4 |