SPRUIN7C March 2020 – March 2024 TMS320F280021 , TMS320F280021-Q1 , TMS320F280023 , TMS320F280023-Q1 , TMS320F280023C , TMS320F280025 , TMS320F280025-Q1 , TMS320F280025C , TMS320F280025C-Q1
Figure 7-2 shows the memory map of the BGCRC module. M0, M1, LS[x]RAM, and GS[x]RAM are all zero wait-state memories. BGCRC accesses these memories with minimal impact on normal program operation. For instance, if a BGCRC access is being made to a zero wait-state memory in the current cycle, the earliest the operating program can make access to the same memory location is in the next cycle. Similarly for the non-zero wait state memories SECROM and BOOTROM, the worst case delay for functional access after a BGCRC access is the wait-state amount.