SPRUIW9C October 2021 – March 2024 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
The AES subsystem interfaces with the DMA module as shown in Table 33-1. Input/output context and data ports from the AES directly feed to the DMA trigger source. Two interrupt registers are included, AES_GLB_INT_FLG and AES_GLB_INT_CLR. AES_GLB_INT_FLG, that provide the status of the secure interrupt generated by the AES while AES_GLB_INT_CLR clears the flag. AES only allows word access. Non-word access (not 32-bit access) generates an interrupt and is aggregated in SYS_ERR.
Request | DMA Trigger Source |
---|---|
Context Output | AES_ContextIn |
Context Input | AES_ContextOut |
Data Output | AES_DataOut |
Data Input | AES_DataIn |